



Day2





### Liberty File

- The .lib file is an ASCII representation of the timing and power parameters associated with any cell in a particular semiconductor technology
- The .lib file contains timing models and data to calcumax
  - I/O delay paths
  - Timing check values
  - Interconnect delays
- Liberty File Reference
  - https://people.eecs.berkeley.edu/~alanmi/publications/other/liberty07 03.p
     df





# Understanding Liberty File

```
library (name of library)
                                   → Name of Library
technology (cmos); ____
                                    → Name of Technology
delay model : table lookup;
date : "date of creation)" ;
revision : revision number ;
time unit : "lns" ;
leakage power unit : "lpW" ;
voltage unit : "lV" ;
pulling_resistance_unit : "lkohm" ;
                                       Units
current unit : "luA" ;
capacitive load unit(1.000,ff);
nom voltage : 1.200000;
nom temperature : 125.0;
nom process: 1.000;
operating conditions("TYPICAL") {
    process: 1.0;
                                      PVT – Process, Voltage and Temperature
    temperature : 125;
    voltage: 1.2;
```





# Liberty File Cell Part

```
Cell Name in the Library
cell(AND2X1) {
 /* gs005 */
 pg pin(VDD) {
                                                              Power Pin Name
   voltage name : V;
   pg type : primary power;
 pg_pin(VSS) {
   voltage name : VSS;
   pg_type : primary_ground;
   scaling_factors : AND2X1_factors ;
   area : 7.445 ;
   leakage power() {
  /* gs006 */
  related pg pin : VDD;
                                                                           Leakage power under this condition
       when : "(IN1'*IN2')";
       value : 162490.000;
   leakage power() {
  /* gs006 */
  related pg pin : VDD;
       when : "(IN1*IN2')";
       value : 171100.000;
   leakage power() {
  /* gs006 */
  related pg pin : VDD;
                                                                           Leakage power under this condition
       when : "(IN1'*IN2)";
       value : 178960.000;
   leakage power() {
  /* gs006 */
  related pg pin : VDD;
       when : "(IN1*IN2)";
       value : 149790.000;
```



# Liberty File Pin Part

```
pin(IN2) {
    direction : input;
    internal_power() {
    power(power_inputs_0) {
     values( " 4.87 3.35 2.86 3.50 2.03 1.56 1.83");
    }
}
capacitance : 1.460;
fanout_load : 0.073;
rise_capacitance : 1.529;
fall_capacitance : 1.392;
}
Pin Name inside the Cell Direction of the pin Capacitance of the pin Capacitance in the
```





### Understanding LIB parsing

Command for reading liberty file

Cmnd: read\_liberty

| Argument | Туре     | Description                          |
|----------|----------|--------------------------------------|
| -min     | Optional | Use library for min delay            |
| -max     | Optional | Use library for max delay            |
| filename | Required | The name of the liberty file to read |

By default, filename for both options if none are given.

- Type 'cd lab2'
- Type 'ls', you will see 2 lib files with the following names
  - simple\_min.lib open using 'leafpad simple\_min.lib'
  - simple\_max.lib, open using 'leafpad simple\_max.lib'





#### Exercises

- Find all the cells in simple\_max.lib.
- Find all the pins of the cell NAND2\_X1 in simple\_max.lib
- What difference you see between NAND2\_X1 and NAND3\_X1
- What is the difference between 'simple\_max.lib' and 'simple\_min.lib'





#### SPEF File

- A SPEF (Standard Parasitic Exchange Format) file describes parasitic information of the design.
- Users would never create this file manually.
- It is automatically generated by the tool.
- It is mainly used to pass parasitic information from one tool to another.





### General Syntax

- A Typical SPEF File has 4 main sections
  - Header
  - Name Map
  - Top Level Ports
  - Parasitic description
- More information about SPEF format can be found here
  - <a href="https://www.vlsisystemdesign.com/spef-format-part-1/">https://www.vlsisystemdesign.com/spef-format-part-1/</a>





### Lab2: Understanding SPEF parsing

Command for spef parsing

Cmnd: read spef

```
15
16 *D_NET inp1 5.4
17 *CONN
18 *P inp1 I
19 *I u1:a I
20 *CAP
21 1 inp1 1.2
22 2 inp1:1 1.3
23 3 inp1:2 1.4
24 4 u1:a 1.5
25 *RES
26 1 inp1 inp1:1 3.4
27 2 inp1:1 inp1:2 3.5
```





### Report Timing

- report\_checks command is used to report timing on the design
- Add following command in run.tcl
  - report\_timing –num\_paths 5
  - Rerun'sta run.tcl -exit | tee run.log'
- Open 'leafpad run.log'





### **Understanding Timing Reports**

```
Startpoint: inpl (input port clocked by tau2015 clk)
Endpoint: f1 (rising edge-triggered flip-flop clocked by tau2015 clk)
Path Group: tau2015 clk
Path Type: max -
                                                                                   Means setup analysis
  Delay
           Time
                   Description
           0.00
                   clock tau2015 clk (rise edge)
   \Theta.\Theta\Theta
                   clock network delay (ideal)
           0.00
   0.00
   5.00
           5.00 ^ input external delay
                                                                  Input delay value
   0.00
            5.00 ^
                   inpl (in)
 113.95
         118.95 v u1/o (NAND2 X1)
 119.78
         238.73 ^ u4/o (NOR2 X1)
                                          Delays from liberty files
         247.05 ^ f1/d (DFF X80)
   8.32
         247.05
                   data arrival time
          50.00
                   clock tau2015 clk (rise edge)
  50.00
                   clock network delay (ideal)
   0.00
          50.00
                   clock reconvergence pessimism
          50.00
   \Theta.\Theta\Theta
          50.00 ^ f1/ck (DFF X80)
  -1.50
          48.50
                   library setup time
                                               Value from liberty
                   data required time
          48.50
          48.50
                   data required time
                   data arrival time
         -247.05
         -198.55
                   slack (VIOLATED)
                                                                            24
```





#### Exercises

- Understand other paths in run.log
- Understand where each of the values coming from
- Increase number of paths reported and analyze those

